-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathFPGAaudio.map.rpt
330 lines (300 loc) · 26.1 KB
/
FPGAaudio.map.rpt
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
Analysis & Synthesis report for FPGAaudio
Tue Apr 26 23:00:59 2022
Quartus II 64-Bit Version 13.1.0 Build 162 10/23/2013 SJ Web Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Parallel Compilation
5. Analysis & Synthesis Source Files Read
6. Analysis & Synthesis Resource Usage Summary
7. Analysis & Synthesis Resource Utilization by Entity
8. Registers Removed During Synthesis
9. General Register Statistics
10. Parameter Settings for User Entity Instance: Clock_divider:clkDiv
11. Elapsed Time Per Partition
12. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2013 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+---------------------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+------------------------------------+--------------------------------------------+
; Analysis & Synthesis Status ; Successful - Tue Apr 26 23:00:59 2022 ;
; Quartus II 64-Bit Version ; 13.1.0 Build 162 10/23/2013 SJ Web Edition ;
; Revision Name ; FPGAaudio ;
; Top-level Entity Name ; FPGAaudio ;
; Family ; Cyclone IV E ;
; Total logic elements ; 114 ;
; Total combinational functions ; 114 ;
; Dedicated logic registers ; 75 ;
; Total registers ; 75 ;
; Total pins ; 9 ;
; Total virtual pins ; 0 ;
; Total memory bits ; 0 ;
; Embedded Multiplier 9-bit elements ; 0 ;
; Total PLLs ; 0 ;
+------------------------------------+--------------------------------------------+
+----------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+----------------------------------------------------------------------------+--------------------+--------------------+
; Option ; Setting ; Default Value ;
+----------------------------------------------------------------------------+--------------------+--------------------+
; Device ; EP4CE115F29C7 ; ;
; Top-level entity name ; FPGAaudio ; FPGAaudio ;
; Family name ; Cyclone IV E ; Cyclone IV GX ;
; Type of Retiming Performed During Resynthesis ; Full ; ;
; Resynthesis Optimization Effort ; Normal ; ;
; Physical Synthesis Level for Resynthesis ; Normal ; ;
; Use Generated Physical Constraints File ; On ; ;
; Use smart compilation ; Off ; Off ;
; Enable parallel Assembler and TimeQuest Timing Analyzer during compilation ; On ; On ;
; Enable compact report table ; Off ; Off ;
; Restructure Multiplexers ; Auto ; Auto ;
; Create Debugging Nodes for IP Cores ; Off ; Off ;
; Preserve fewer node names ; On ; On ;
; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL_1993 ; VHDL_1993 ;
; State Machine Processing ; Auto ; Auto ;
; Safe State Machine ; Off ; Off ;
; Extract Verilog State Machines ; On ; On ;
; Extract VHDL State Machines ; On ; On ;
; Ignore Verilog initial constructs ; Off ; Off ;
; Iteration limit for constant Verilog loops ; 5000 ; 5000 ;
; Iteration limit for non-constant Verilog loops ; 250 ; 250 ;
; Add Pass-Through Logic to Inferred RAMs ; On ; On ;
; Infer RAMs from Raw Logic ; On ; On ;
; Parallel Synthesis ; On ; On ;
; DSP Block Balancing ; Auto ; Auto ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers ; Off ; Off ;
; Ignore SOFT Buffers ; On ; On ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Optimization Technique ; Balanced ; Balanced ;
; Carry Chain Length ; 70 ; 70 ;
; Auto Carry Chains ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Perform WYSIWYG Primitive Resynthesis ; Off ; Off ;
; Auto ROM Replacement ; On ; On ;
; Auto RAM Replacement ; On ; On ;
; Auto DSP Block Replacement ; On ; On ;
; Auto Shift Register Replacement ; Auto ; Auto ;
; Allow Shift Register Merging across Hierarchies ; Auto ; Auto ;
; Auto Clock Enable Replacement ; On ; On ;
; Strict RAM Replacement ; Off ; Off ;
; Allow Synchronous Control Signals ; On ; On ;
; Force Use of Synchronous Clear Signals ; Off ; Off ;
; Auto RAM Block Balancing ; On ; On ;
; Auto RAM to Logic Cell Conversion ; Off ; Off ;
; Auto Resource Sharing ; Off ; Off ;
; Allow Any RAM Size For Recognition ; Off ; Off ;
; Allow Any ROM Size For Recognition ; Off ; Off ;
; Allow Any Shift Register Size For Recognition ; Off ; Off ;
; Use LogicLock Constraints during Resource Balancing ; On ; On ;
; Ignore translate_off and synthesis_off directives ; Off ; Off ;
; Timing-Driven Synthesis ; On ; On ;
; Report Parameter Settings ; On ; On ;
; Report Source Assignments ; On ; On ;
; Report Connectivity Checks ; On ; On ;
; Ignore Maximum Fan-Out Assignments ; Off ; Off ;
; Synchronization Register Chain Length ; 2 ; 2 ;
; PowerPlay Power Optimization ; Normal compilation ; Normal compilation ;
; HDL message level ; Level2 ; Level2 ;
; Suppress Register Optimization Related Messages ; Off ; Off ;
; Number of Removed Registers Reported in Synthesis Report ; 5000 ; 5000 ;
; Number of Swept Nodes Reported in Synthesis Report ; 5000 ; 5000 ;
; Number of Inverted Registers Reported in Synthesis Report ; 100 ; 100 ;
; Clock MUX Protection ; On ; On ;
; Auto Gated Clock Conversion ; Off ; Off ;
; Block Design Naming ; Auto ; Auto ;
; SDC constraint protection ; Off ; Off ;
; Synthesis Effort ; Auto ; Auto ;
; Shift Register Replacement - Allow Asynchronous Clear Signal ; On ; On ;
; Pre-Mapping Resynthesis Optimization ; Off ; Off ;
; Analysis & Synthesis Message Level ; Medium ; Medium ;
; Disable Register Merging Across Hierarchies ; Auto ; Auto ;
; Resource Aware Inference For Block RAM ; On ; On ;
; Synthesis Seed ; 1 ; 1 ;
+----------------------------------------------------------------------------+--------------------+--------------------+
+------------------------------------------+
; Parallel Compilation ;
+----------------------------+-------------+
; Processors ; Number ;
+----------------------------+-------------+
; Number detected on machine ; 4 ;
; Maximum allowed ; 2 ;
; ; ;
; Average used ; 1.00 ;
; Maximum used ; 1 ;
; ; ;
; Usage by Processor ; % Time Used ;
; Processor 1 ; 100.0% ;
; Processors 2-4 ; 0.0% ;
+----------------------------+-------------+
+------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+------------------------+--------------------------------------+---------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ; Library ;
+----------------------------------+-----------------+------------------------+--------------------------------------+---------+
; FPGAaudio.v ; yes ; User Verilog HDL File ; C:/altera/13.1/FPGAaudio/FPGAaudio.v ; ;
+----------------------------------+-----------------+------------------------+--------------------------------------+---------+
+------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+---------------------------------------------+--------------------------------+
; Resource ; Usage ;
+---------------------------------------------+--------------------------------+
; Estimated Total logic elements ; 114 ;
; ; ;
; Total combinational functions ; 114 ;
; Logic element usage by number of LUT inputs ; ;
; -- 4 input functions ; 21 ;
; -- 3 input functions ; 2 ;
; -- <=2 input functions ; 91 ;
; ; ;
; Logic elements by mode ; ;
; -- normal mode ; 44 ;
; -- arithmetic mode ; 70 ;
; ; ;
; Total registers ; 75 ;
; -- Dedicated logic registers ; 75 ;
; -- I/O registers ; 0 ;
; ; ;
; I/O pins ; 9 ;
; Embedded Multiplier 9-bit elements ; 0 ;
; Maximum fan-out node ; Clock_divider:clkDiv|clock_out ;
; Maximum fan-out ; 46 ;
; Total fan-out ; 455 ;
; Average fan-out ; 2.20 ;
+---------------------------------------------+--------------------------------+
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+---------------------------------+--------------+
; Compilation Hierarchy Node ; LC Combinationals ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Library Name ;
+----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+---------------------------------+--------------+
; |FPGAaudio ; 114 (76) ; 75 (46) ; 0 ; 0 ; 0 ; 0 ; 9 ; 0 ; |FPGAaudio ; work ;
; |Clock_divider:clkDiv| ; 38 (38) ; 29 (29) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |FPGAaudio|Clock_divider:clkDiv ; work ;
+----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+---------------------------------+--------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
+-------------------------------------------------------------------+
; Registers Removed During Synthesis ;
+----------------------------------------+--------------------------+
; Register name ; Reason for Removal ;
+----------------------------------------+--------------------------+
; counterF[15] ; Merged with counterC[15] ;
; counterF[14] ; Merged with counterC[14] ;
; counterF[13] ; Merged with counterC[13] ;
; counterF[12] ; Merged with counterC[12] ;
; counterF[11] ; Merged with counterC[11] ;
; counterF[10] ; Merged with counterC[10] ;
; counterF[9] ; Merged with counterC[9] ;
; counterF[8] ; Merged with counterC[8] ;
; counterF[7] ; Merged with counterC[7] ;
; counterF[6] ; Merged with counterC[6] ;
; counterF[5] ; Merged with counterC[5] ;
; counterF[4] ; Merged with counterC[4] ;
; counterF[3] ; Merged with counterC[3] ;
; counterF[2] ; Merged with counterC[2] ;
; counterF[1] ; Merged with counterC[1] ;
; counterF[0] ; Merged with counterC[0] ;
; counterC[0] ; Merged with counterA[0] ;
; counterG[0] ; Merged with counterA[0] ;
; Total Number of Removed Registers = 18 ; ;
+----------------------------------------+--------------------------+
+------------------------------------------------------+
; General Register Statistics ;
+----------------------------------------------+-------+
; Statistic ; Value ;
+----------------------------------------------+-------+
; Total registers ; 75 ;
; Number of registers using Synchronous Clear ; 28 ;
; Number of registers using Synchronous Load ; 0 ;
; Number of registers using Asynchronous Clear ; 0 ;
; Number of registers using Asynchronous Load ; 0 ;
; Number of registers using Clock Enable ; 0 ;
; Number of registers using Preset ; 0 ;
+----------------------------------------------+-------+
+-------------------------------------------------------------------+
; Parameter Settings for User Entity Instance: Clock_divider:clkDiv ;
+----------------+------------------------------+-------------------+
; Parameter Name ; Value ; Type ;
+----------------+------------------------------+-------------------+
; DIVISOR ; 0000000000000000000000000010 ; Unsigned Binary ;
+----------------+------------------------------+-------------------+
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
+-------------------------------+
; Elapsed Time Per Partition ;
+----------------+--------------+
; Partition Name ; Elapsed Time ;
+----------------+--------------+
; Top ; 00:00:00 ;
+----------------+--------------+
+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II 64-Bit Analysis & Synthesis
Info: Version 13.1.0 Build 162 10/23/2013 SJ Web Edition
Info: Processing started: Tue Apr 26 23:00:57 2022
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off FPGAaudio -c FPGAaudio
Info (11104): Parallel Compilation has detected 4 hyper-threaded processors. However, the extra hyper-threaded processors will not be used by default. Parallel Compilation will use 2 of the 2 physical processors detected instead.
Warning (10238): Verilog Module Declaration warning at FPGAaudio.v(37): ignored anonymous port(s) indicated by duplicate or dangling comma(s) in the port list for module "Anote"
Info (12021): Found 6 design units, including 6 entities, in source file fpgaaudio.v
Info (12023): Found entity 1: FPGAaudio
Info (12023): Found entity 2: Anote
Info (12023): Found entity 3: noteDecoder
Info (12023): Found entity 4: PoliceSiren
Info (12023): Found entity 5: divide_by12
Info (12023): Found entity 6: Clock_divider
Warning (10236): Verilog HDL Implicit Net warning at FPGAaudio.v(79): created implicit net for "clkOut"
Warning (12162): EDA synthesis tool is specified as "Custom", but Library Mapping File is not specified
Warning (12163): EDA synthesis tool is specified as "Custom", but VCC is not specified
Warning (12164): EDA synthesis tool is specified as "Custom", but GND is not specified
Info (12127): Elaborating entity "FPGAaudio" for the top level hierarchy
Warning (10230): Verilog HDL assignment warning at FPGAaudio.v(13): truncated value with size 32 to match size of target (16)
Warning (10230): Verilog HDL assignment warning at FPGAaudio.v(16): truncated value with size 32 to match size of target (16)
Warning (10230): Verilog HDL assignment warning at FPGAaudio.v(19): truncated value with size 32 to match size of target (16)
Warning (10230): Verilog HDL assignment warning at FPGAaudio.v(22): truncated value with size 32 to match size of target (16)
Warning (10034): Output port "GPIO[1..3]" at FPGAaudio.v(6) has no driver
Info (12128): Elaborating entity "Clock_divider" for hierarchy "Clock_divider:clkDiv"
Warning (12162): EDA synthesis tool is specified as "Custom", but Library Mapping File is not specified
Warning (12163): EDA synthesis tool is specified as "Custom", but VCC is not specified
Warning (12164): EDA synthesis tool is specified as "Custom", but GND is not specified
Warning (13024): Output pins are stuck at VCC or GND
Warning (13410): Pin "GPIO[3]" is stuck at GND
Warning (13410): Pin "GPIO[2]" is stuck at GND
Warning (13410): Pin "GPIO[1]" is stuck at GND
Info (286030): Timing-Driven Synthesis is running
Info (16010): Generating hard_block partition "hard_block:auto_generated_inst"
Info (16011): Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL
Info (21057): Implemented 123 device resources after synthesis - the final resource count might be different
Info (21058): Implemented 5 input pins
Info (21059): Implemented 4 output pins
Info (21061): Implemented 114 logic cells
Info: Quartus II 64-Bit Analysis & Synthesis was successful. 0 errors, 17 warnings
Info: Peak virtual memory: 4628 megabytes
Info: Processing ended: Tue Apr 26 23:00:59 2022
Info: Elapsed time: 00:00:02
Info: Total CPU time (on all processors): 00:00:02