-
Notifications
You must be signed in to change notification settings - Fork 0
/
lsm6dsv32x_reg.c
10790 lines (9155 loc) · 302 KB
/
lsm6dsv32x_reg.c
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
/**
******************************************************************************
* @file lsm6dsv32x_reg.c
* @author Sensors Software Solution Team
* @brief LSM6DSV32X driver file
******************************************************************************
* @attention
*
* <h2><center>© Copyright (c) 2024 STMicroelectronics.
* All rights reserved.</center></h2>
*
* This software component is licensed by ST under BSD 3-Clause license,
* the "License"; You may not use this file except in compliance with the
* License. You may obtain a copy of the License at:
* opensource.org/licenses/BSD-3-Clause
*
******************************************************************************
*/
#include "lsm6dsv32x_reg.h"
/**
* @defgroup LSM6DSV32X
* @brief This file provides a set of functions needed to drive the
* lsm6dsv32x enhanced inertial module.
* @{
*
*/
/**
* @defgroup Interfaces functions
* @brief This section provide a set of functions used to read and
* write a generic register of the device.
* MANDATORY: return 0 -> no Error.
* @{
*
*/
/**
* @brief Read generic device register
*
* @param ctx communication interface handler.(ptr)
* @param reg first register address to read.
* @param data buffer for data read.(ptr)
* @param len number of consecutive register to read.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t __weak lsm6dsv32x_read_reg(const stmdev_ctx_t *ctx, uint8_t reg,
uint8_t *data,
uint16_t len)
{
int32_t ret;
if (ctx == NULL)
{
return -1;
}
ret = ctx->read_reg(ctx->handle, reg, data, len);
return ret;
}
/**
* @brief Write generic device register
*
* @param ctx communication interface handler.(ptr)
* @param reg first register address to write.
* @param data the buffer contains data to be written.(ptr)
* @param len number of consecutive register to write.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t __weak lsm6dsv32x_write_reg(const stmdev_ctx_t *ctx, uint8_t reg,
uint8_t *data,
uint16_t len)
{
int32_t ret;
if (ctx == NULL)
{
return -1;
}
ret = ctx->write_reg(ctx->handle, reg, data, len);
return ret;
}
/**
* @}
*
*/
/**
* @defgroup Private functions
* @brief Section collect all the utility functions needed by APIs.
* @{
*
*/
static void bytecpy(uint8_t *target, uint8_t *source)
{
if ((target != NULL) && (source != NULL))
{
*target = *source;
}
}
/**
* @}
*
*/
/**
* @defgroup Sensitivity
* @brief These functions convert raw-data into engineering units.
* @{
*
*/
float_t lsm6dsv32x_from_sflp_to_mg(int16_t lsb)
{
return ((float_t)lsb) * 0.061f;
}
float_t lsm6dsv32x_from_fs4_to_mg(int16_t lsb)
{
return ((float_t)lsb) * 0.122f;
}
float_t lsm6dsv32x_from_fs8_to_mg(int16_t lsb)
{
return ((float_t)lsb) * 0.244f;
}
float_t lsm6dsv32x_from_fs16_to_mg(int16_t lsb)
{
return ((float_t)lsb) * 0.488f;
}
float_t lsm6dsv32x_from_fs32_to_mg(int16_t lsb)
{
return ((float_t)lsb) * 0.976f;
}
float_t lsm6dsv32x_from_fs125_to_mdps(int16_t lsb)
{
return ((float_t)lsb) * 4.375f;
}
float_t lsm6dsv32x_from_fs250_to_mdps(int16_t lsb)
{
return ((float_t)lsb) * 8.750f;
}
float_t lsm6dsv32x_from_fs500_to_mdps(int16_t lsb)
{
return ((float_t)lsb) * 17.50f;
}
float_t lsm6dsv32x_from_fs1000_to_mdps(int16_t lsb)
{
return ((float_t)lsb) * 35.0f;
}
float_t lsm6dsv32x_from_fs2000_to_mdps(int16_t lsb)
{
return ((float_t)lsb) * 70.0f;
}
float_t lsm6dsv32x_from_fs4000_to_mdps(int16_t lsb)
{
return ((float_t)lsb) * 140.0f;
}
float_t lsm6dsv32x_from_lsb_to_celsius(int16_t lsb)
{
return (((float_t)lsb / 256.0f) + 25.0f);
}
float_t lsm6dsv32x_from_lsb_to_nsec(uint32_t lsb)
{
return ((float_t)lsb * 21750.0f);
}
float_t lsm6dsv32x_from_lsb_to_mv(int16_t lsb)
{
return ((float_t)lsb) / 78.0f;
}
/*
* Original conversion routines taken from: https://github.com/numpy/numpy
*
* Converts from half-precision (16-bit) float number to single precision (32-bit).
*
* uint32_t static uint32_t ToFloatBits(uint16_t h);
* Released under BSD-3-Clause License
*/
static uint32_t ToFloatBits(uint16_t h)
{
uint16_t h_exp = (h & 0x7c00u);
uint32_t f_sgn = ((uint32_t)h & 0x8000u) << 16;
switch (h_exp)
{
case 0x0000u: // 0 or subnormal
{
uint16_t h_sig = (h & 0x03ffu);
// Signed zero
if (h_sig == 0)
{
return f_sgn;
}
// Subnormal
h_sig <<= 1;
while ((h_sig & 0x0400u) == 0)
{
h_sig <<= 1;
h_exp++;
}
uint32_t f_exp = ((uint32_t)(127 - 15 - h_exp)) << 23;
uint32_t f_sig = ((uint32_t)(h_sig & 0x03ffu)) << 13;
return f_sgn + f_exp + f_sig;
}
case 0x7c00u: // inf or NaN
// All-ones exponent and a copy of the significand
return f_sgn + 0x7f800000u + (((uint32_t)(h & 0x03ffu)) << 13);
default: // normalized
// Just need to adjust the exponent and shift
return f_sgn + (((uint32_t)(h & 0x7fffu) + 0x1c000u) << 13);
}
}
/**
* @brief Convert from 16-bit to 32-bit float number
*
* @param val Batching in FIFO buffer of SFLP values.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
uint32_t lsm6dsv32x_from_f16_to_f32(uint16_t val)
{
return ToFloatBits(val);
}
/**
* @}
*
*/
/**
* @defgroup Accelerometer user offset correction
* @brief This section groups all the functions concerning the
* usage of Accelerometer user offset correction
* @{
*
*/
/**
* @brief Enables accelerometer user offset correction block; it is valid for the low-pass path.[set]
*
* @param ctx read / write interface definitions
* @param val Enables accelerometer user offset correction block; it is valid for the low-pass path.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_xl_offset_on_out_set(const stmdev_ctx_t *ctx, uint8_t val)
{
lsm6dsv32x_ctrl9_t ctrl9;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL9, (uint8_t *)&ctrl9, 1);
if (ret == 0)
{
ctrl9.usr_off_on_out = val;
ret = lsm6dsv32x_write_reg(ctx, LSM6DSV32X_CTRL9, (uint8_t *)&ctrl9, 1);
}
return ret;
}
/**
* @brief Enables accelerometer user offset correction block; it is valid for the low-pass path.[get]
*
* @param ctx read / write interface definitions
* @param val Enables accelerometer user offset correction block; it is valid for the low-pass path.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_xl_offset_on_out_get(const stmdev_ctx_t *ctx, uint8_t *val)
{
lsm6dsv32x_ctrl9_t ctrl9;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL9, (uint8_t *)&ctrl9, 1);
*val = ctrl9.usr_off_on_out;
return ret;
}
/**
* @brief Accelerometer user offset correction values in mg.[set]
*
* @param ctx read / write interface definitions
* @param val Accelerometer user offset correction values in mg.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_xl_offset_mg_set(const stmdev_ctx_t *ctx,
lsm6dsv32x_xl_offset_mg_t val)
{
lsm6dsv32x_z_ofs_usr_t z_ofs_usr;
lsm6dsv32x_y_ofs_usr_t y_ofs_usr;
lsm6dsv32x_x_ofs_usr_t x_ofs_usr;
lsm6dsv32x_ctrl9_t ctrl9;
int32_t ret;
float_t tmp;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_Z_OFS_USR, (uint8_t *)&z_ofs_usr, 1);
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_Y_OFS_USR, (uint8_t *)&y_ofs_usr, 1);
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_X_OFS_USR, (uint8_t *)&x_ofs_usr, 1);
if (ret != 0)
{
return ret;
}
if ((val.x_mg < (0.0078125f * 127.0f)) && (val.x_mg > (0.0078125f * -127.0f)) &&
(val.y_mg < (0.0078125f * 127.0f)) && (val.y_mg > (0.0078125f * -127.0f)) &&
(val.z_mg < (0.0078125f * 127.0f)) && (val.z_mg > (0.0078125f * -127.0f)))
{
ctrl9.usr_off_w = 0;
tmp = val.z_mg / 0.0078125f;
z_ofs_usr.z_ofs_usr = (uint8_t)tmp;
tmp = val.y_mg / 0.0078125f;
y_ofs_usr.y_ofs_usr = (uint8_t)tmp;
tmp = val.x_mg / 0.0078125f;
x_ofs_usr.x_ofs_usr = (uint8_t)tmp;
}
else if ((val.x_mg < (0.125f * 127.0f)) && (val.x_mg > (0.125f * -127.0f)) &&
(val.y_mg < (0.125f * 127.0f)) && (val.y_mg > (0.125f * -127.0f)) &&
(val.z_mg < (0.125f * 127.0f)) && (val.z_mg > (0.125f * -127.0f)))
{
ctrl9.usr_off_w = 1;
tmp = val.z_mg / 0.125f;
z_ofs_usr.z_ofs_usr = (uint8_t)tmp;
tmp = val.y_mg / 0.125f;
y_ofs_usr.y_ofs_usr = (uint8_t)tmp;
tmp = val.x_mg / 0.125f;
x_ofs_usr.x_ofs_usr = (uint8_t)tmp;
}
else // out of limit
{
ctrl9.usr_off_w = 1;
z_ofs_usr.z_ofs_usr = 0xFFU;
y_ofs_usr.y_ofs_usr = 0xFFU;
x_ofs_usr.x_ofs_usr = 0xFFU;
}
ret = lsm6dsv32x_write_reg(ctx, LSM6DSV32X_Z_OFS_USR, (uint8_t *)&z_ofs_usr, 1);
ret += lsm6dsv32x_write_reg(ctx, LSM6DSV32X_Y_OFS_USR, (uint8_t *)&y_ofs_usr, 1);
ret += lsm6dsv32x_write_reg(ctx, LSM6DSV32X_X_OFS_USR, (uint8_t *)&x_ofs_usr, 1);
ret += lsm6dsv32x_write_reg(ctx, LSM6DSV32X_CTRL9, (uint8_t *)&ctrl9, 1);
return ret;
}
/**
* @brief Accelerometer user offset correction values in mg.[get]
*
* @param ctx read / write interface definitions
* @param val Accelerometer user offset correction values in mg.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_xl_offset_mg_get(const stmdev_ctx_t *ctx,
lsm6dsv32x_xl_offset_mg_t *val)
{
lsm6dsv32x_z_ofs_usr_t z_ofs_usr;
lsm6dsv32x_y_ofs_usr_t y_ofs_usr;
lsm6dsv32x_x_ofs_usr_t x_ofs_usr;
lsm6dsv32x_ctrl9_t ctrl9;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL9, (uint8_t *)&ctrl9, 1);
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_Z_OFS_USR, (uint8_t *)&z_ofs_usr, 1);
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_Y_OFS_USR, (uint8_t *)&y_ofs_usr, 1);
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_X_OFS_USR, (uint8_t *)&x_ofs_usr, 1);
if (ret != 0)
{
return ret;
}
if (ctrl9.usr_off_w == PROPERTY_DISABLE)
{
val->z_mg = ((float_t)z_ofs_usr.z_ofs_usr * 0.0078125f);
val->y_mg = ((float_t)y_ofs_usr.y_ofs_usr * 0.0078125f);
val->x_mg = ((float_t)x_ofs_usr.x_ofs_usr * 0.0078125f);
}
else
{
val->z_mg = ((float_t)z_ofs_usr.z_ofs_usr * 0.125f);
val->y_mg = ((float_t)y_ofs_usr.y_ofs_usr * 0.125f);
val->x_mg = ((float_t)x_ofs_usr.x_ofs_usr * 0.125f);
}
return ret;
}
/**
* @}
*
*/
/**
* @brief Reset of the device.[set]
*
* @param ctx read / write interface definitions
* @param val Reset of the device.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_reset_set(const stmdev_ctx_t *ctx, lsm6dsv32x_reset_t val)
{
lsm6dsv32x_func_cfg_access_t func_cfg_access;
lsm6dsv32x_ctrl3_t ctrl3;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL3, (uint8_t *)&ctrl3, 1);
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_FUNC_CFG_ACCESS, (uint8_t *)&func_cfg_access, 1);
if (ret != 0)
{
return ret;
}
ctrl3.boot = ((uint8_t)val & 0x04U) >> 2;
ctrl3.sw_reset = ((uint8_t)val & 0x02U) >> 1;
func_cfg_access.sw_por = (uint8_t)val & 0x01U;
ret = lsm6dsv32x_write_reg(ctx, LSM6DSV32X_CTRL3, (uint8_t *)&ctrl3, 1);
ret += lsm6dsv32x_write_reg(ctx, LSM6DSV32X_FUNC_CFG_ACCESS, (uint8_t *)&func_cfg_access, 1);
return ret;
}
/**
* @brief Global reset of the device.[get]
*
* @param ctx read / write interface definitions
* @param val Global reset of the device.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_reset_get(const stmdev_ctx_t *ctx, lsm6dsv32x_reset_t *val)
{
lsm6dsv32x_func_cfg_access_t func_cfg_access;
lsm6dsv32x_ctrl3_t ctrl3;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL3, (uint8_t *)&ctrl3, 1);
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_FUNC_CFG_ACCESS, (uint8_t *)&func_cfg_access, 1);
if (ret != 0)
{
return ret;
}
switch ((ctrl3.sw_reset << 2) + (ctrl3.boot << 1) + func_cfg_access.sw_por)
{
case LSM6DSV32X_READY:
*val = LSM6DSV32X_READY;
break;
case LSM6DSV32X_GLOBAL_RST:
*val = LSM6DSV32X_GLOBAL_RST;
break;
case LSM6DSV32X_RESTORE_CAL_PARAM:
*val = LSM6DSV32X_RESTORE_CAL_PARAM;
break;
case LSM6DSV32X_RESTORE_CTRL_REGS:
*val = LSM6DSV32X_RESTORE_CTRL_REGS;
break;
default:
*val = LSM6DSV32X_GLOBAL_RST;
break;
}
return ret;
}
/**
* @brief Change memory bank.[set]
*
* @param ctx read / write interface definitions
* @param val MAIN_MEM_BANK, EMBED_FUNC_MEM_BANK,
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_mem_bank_set(const stmdev_ctx_t *ctx, lsm6dsv32x_mem_bank_t val)
{
lsm6dsv32x_func_cfg_access_t func_cfg_access;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_FUNC_CFG_ACCESS, (uint8_t *)&func_cfg_access, 1);
if (ret != 0)
{
return ret;
}
func_cfg_access.shub_reg_access = ((uint8_t)val & 0x02U) >> 1;
func_cfg_access.emb_func_reg_access = (uint8_t)val & 0x01U;
ret = lsm6dsv32x_write_reg(ctx, LSM6DSV32X_FUNC_CFG_ACCESS, (uint8_t *)&func_cfg_access, 1);
return ret;
}
/**
* @brief Change memory bank.[get]
*
* @param ctx read / write interface definitions
* @param val MAIN_MEM_BANK, SENSOR_HUB_MEM_BANK, EMBED_FUNC_MEM_BANK,
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_mem_bank_get(const stmdev_ctx_t *ctx, lsm6dsv32x_mem_bank_t *val)
{
lsm6dsv32x_func_cfg_access_t func_cfg_access;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_FUNC_CFG_ACCESS, (uint8_t *)&func_cfg_access, 1);
if (ret != 0)
{
return ret;
}
switch ((func_cfg_access.shub_reg_access << 1) + func_cfg_access.emb_func_reg_access)
{
case LSM6DSV32X_MAIN_MEM_BANK:
*val = LSM6DSV32X_MAIN_MEM_BANK;
break;
case LSM6DSV32X_EMBED_FUNC_MEM_BANK:
*val = LSM6DSV32X_EMBED_FUNC_MEM_BANK;
break;
case LSM6DSV32X_SENSOR_HUB_MEM_BANK:
*val = LSM6DSV32X_SENSOR_HUB_MEM_BANK;
break;
default:
*val = LSM6DSV32X_MAIN_MEM_BANK;
break;
}
return ret;
}
/**
* @brief Device ID.[get] THis function works also for OIS
* (WHO_AM_I and SPI2_WHO_AM_I have same address)
*
* @param ctx read / write interface definitions
* @param val Device ID.
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_device_id_get(const stmdev_ctx_t *ctx, uint8_t *val)
{
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_WHO_AM_I, val, 1);
return ret;
}
/**
* @brief Accelerometer output data rate (ODR) selection.[set]
*
* @param ctx read / write interface definitions
* @param val lsm6dsv32x_data_rate_t enum
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_xl_data_rate_set(const stmdev_ctx_t *ctx,
lsm6dsv32x_data_rate_t val)
{
lsm6dsv32x_ctrl1_t ctrl1;
lsm6dsv32x_haodr_cfg_t haodr;
uint8_t sel;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL1, (uint8_t *)&ctrl1, 1);
if (ret != 0)
{
return ret;
}
ctrl1.odr_xl = (uint8_t)val & 0x0Fu;
ret = lsm6dsv32x_write_reg(ctx, LSM6DSV32X_CTRL1, (uint8_t *)&ctrl1, 1);
if (ret != 0)
{
return ret;
}
sel = ((uint8_t)val >> 4) & 0xFU;
if (sel != 0U)
{
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_HAODR_CFG, (uint8_t *)&haodr, 1);
haodr.haodr_sel = sel;
ret += lsm6dsv32x_write_reg(ctx, LSM6DSV32X_HAODR_CFG, (uint8_t *)&haodr, 1);
}
return ret;
}
/**
* @brief Accelerometer output data rate (ODR) selection.[get]
*
* @param ctx read / write interface definitions
* @param val lsm6dsv32x_data_rate_t enum
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_xl_data_rate_get(const stmdev_ctx_t *ctx,
lsm6dsv32x_data_rate_t *val)
{
lsm6dsv32x_ctrl1_t ctrl1;
lsm6dsv32x_haodr_cfg_t haodr;
uint8_t sel;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL1, (uint8_t *)&ctrl1, 1);
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_HAODR_CFG, (uint8_t *)&haodr, 1);
if (ret != 0)
{
return ret;
}
sel = haodr.haodr_sel;
switch (ctrl1.odr_xl)
{
case LSM6DSV32X_ODR_OFF:
*val = LSM6DSV32X_ODR_OFF;
break;
case LSM6DSV32X_ODR_AT_1Hz875:
*val = LSM6DSV32X_ODR_AT_1Hz875;
break;
case LSM6DSV32X_ODR_AT_7Hz5:
*val = LSM6DSV32X_ODR_AT_7Hz5;
break;
case LSM6DSV32X_ODR_AT_15Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_15Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_15Hz625;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_12Hz5;
break;
}
break;
case LSM6DSV32X_ODR_AT_30Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_30Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_31Hz25;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_25Hz;
break;
}
break;
case LSM6DSV32X_ODR_AT_60Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_60Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_62Hz5;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_50Hz;
break;
}
break;
case LSM6DSV32X_ODR_AT_120Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_120Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_125Hz;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_100Hz;
break;
}
break;
case LSM6DSV32X_ODR_AT_240Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_240Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_250Hz;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_200Hz;
break;
}
break;
case LSM6DSV32X_ODR_AT_480Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_480Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_500Hz;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_400Hz;
break;
}
break;
case LSM6DSV32X_ODR_AT_960Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_960Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_1000Hz;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_800Hz;
break;
}
break;
case LSM6DSV32X_ODR_AT_1920Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_1920Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_2000Hz;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_1600Hz;
break;
}
break;
case LSM6DSV32X_ODR_AT_3840Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_3840Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_4000Hz;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_3200Hz;
break;
}
break;
case LSM6DSV32X_ODR_AT_7680Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_7680Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_8000Hz;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_6400Hz;
break;
}
break;
default:
*val = LSM6DSV32X_ODR_OFF;
break;
}
return ret;
}
/**
* @brief Accelerometer operating mode selection.[set]
*
* @param ctx read / write interface definitions
* @param val XL_HIGH_PERFORMANCE_MD, XL_HIGH_ACCURACY_ODR_MD, XL_LOW_POWER_2_AVG_MD, XL_LOW_POWER_4_AVG_MD, XL_LOW_POWER_8_AVG_MD, XL_NORMAL_MD,
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_xl_mode_set(const stmdev_ctx_t *ctx, lsm6dsv32x_xl_mode_t val)
{
lsm6dsv32x_ctrl1_t ctrl1;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL1, (uint8_t *)&ctrl1, 1);
if (ret == 0)
{
ctrl1.op_mode_xl = (uint8_t)val & 0x07U;
ret = lsm6dsv32x_write_reg(ctx, LSM6DSV32X_CTRL1, (uint8_t *)&ctrl1, 1);
}
return ret;
}
/**
* @brief Accelerometer operating mode selection.[get]
*
* @param ctx read / write interface definitions
* @param val XL_HIGH_PERFORMANCE_MD, XL_HIGH_ACCURACY_ODR_MD, XL_LOW_POWER_2_AVG_MD, XL_LOW_POWER_4_AVG_MD, XL_LOW_POWER_8_AVG_MD, XL_NORMAL_MD,
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_xl_mode_get(const stmdev_ctx_t *ctx, lsm6dsv32x_xl_mode_t *val)
{
lsm6dsv32x_ctrl1_t ctrl1;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL1, (uint8_t *)&ctrl1, 1);
if (ret != 0)
{
return ret;
}
switch (ctrl1.op_mode_xl)
{
case LSM6DSV32X_XL_HIGH_PERFORMANCE_MD:
*val = LSM6DSV32X_XL_HIGH_PERFORMANCE_MD;
break;
case LSM6DSV32X_XL_HIGH_ACCURACY_ODR_MD:
*val = LSM6DSV32X_XL_HIGH_ACCURACY_ODR_MD;
break;
case LSM6DSV32X_XL_ODR_TRIGGERED_MD:
*val = LSM6DSV32X_XL_ODR_TRIGGERED_MD;
break;
case LSM6DSV32X_XL_LOW_POWER_2_AVG_MD:
*val = LSM6DSV32X_XL_LOW_POWER_2_AVG_MD;
break;
case LSM6DSV32X_XL_LOW_POWER_4_AVG_MD:
*val = LSM6DSV32X_XL_LOW_POWER_4_AVG_MD;
break;
case LSM6DSV32X_XL_LOW_POWER_8_AVG_MD:
*val = LSM6DSV32X_XL_LOW_POWER_8_AVG_MD;
break;
case LSM6DSV32X_XL_NORMAL_MD:
*val = LSM6DSV32X_XL_NORMAL_MD;
break;
default:
*val = LSM6DSV32X_XL_HIGH_PERFORMANCE_MD;
break;
}
return ret;
}
/**
* @brief Gyroscope output data rate (ODR) selection.[set]
*
* @param ctx read / write interface definitions
* @param val lsm6dsv32x_data_rate_t enum
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_gy_data_rate_set(const stmdev_ctx_t *ctx,
lsm6dsv32x_data_rate_t val)
{
lsm6dsv32x_ctrl2_t ctrl2;
lsm6dsv32x_haodr_cfg_t haodr;
uint8_t sel;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL2, (uint8_t *)&ctrl2, 1);
ctrl2.odr_g = (uint8_t)val & 0x0Fu;
ret += lsm6dsv32x_write_reg(ctx, LSM6DSV32X_CTRL2, (uint8_t *)&ctrl2, 1);
if (ret != 0)
{
return ret;
}
sel = ((uint8_t)val >> 4) & 0xFU;
if (sel != 0U)
{
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_HAODR_CFG, (uint8_t *)&haodr, 1);
haodr.haodr_sel = sel;
ret += lsm6dsv32x_write_reg(ctx, LSM6DSV32X_HAODR_CFG, (uint8_t *)&haodr, 1);
}
return ret;
}
/**
* @brief Gyroscope output data rate (ODR) selection.[get]
*
* @param ctx read / write interface definitions
* @param val lsm6dsv32x_data_rate_t enum
* @retval interface status (MANDATORY: return 0 -> no Error)
*
*/
int32_t lsm6dsv32x_gy_data_rate_get(const stmdev_ctx_t *ctx,
lsm6dsv32x_data_rate_t *val)
{
lsm6dsv32x_ctrl2_t ctrl2;
lsm6dsv32x_haodr_cfg_t haodr;
uint8_t sel;
int32_t ret;
ret = lsm6dsv32x_read_reg(ctx, LSM6DSV32X_CTRL2, (uint8_t *)&ctrl2, 1);
ret += lsm6dsv32x_read_reg(ctx, LSM6DSV32X_HAODR_CFG, (uint8_t *)&haodr, 1);
if (ret != 0)
{
return ret;
}
sel = haodr.haodr_sel;
switch (ctrl2.odr_g)
{
case LSM6DSV32X_ODR_OFF:
*val = LSM6DSV32X_ODR_OFF;
break;
case LSM6DSV32X_ODR_AT_1Hz875:
*val = LSM6DSV32X_ODR_AT_1Hz875;
break;
case LSM6DSV32X_ODR_AT_7Hz5:
*val = LSM6DSV32X_ODR_AT_7Hz5;
break;
case LSM6DSV32X_ODR_AT_15Hz:
switch (sel)
{
default:
case 0:
*val = LSM6DSV32X_ODR_AT_15Hz;
break;
case 1:
*val = LSM6DSV32X_ODR_HA01_AT_15Hz625;
break;
case 2:
*val = LSM6DSV32X_ODR_HA02_AT_12Hz5;
break;
}