-
Notifications
You must be signed in to change notification settings - Fork 0
/
lsm6dsv32x_reg.h
5343 lines (4872 loc) · 174 KB
/
lsm6dsv32x_reg.h
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
/**
******************************************************************************
* @file lsm6dsv32x_reg.h
* @author Sensors Software Solution Team
* @brief This file contains all the functions prototypes for the
* lsm6dsv32x_reg.c driver.
******************************************************************************
* @attention
*
* <h2><center>© Copyright (c) 2024 STMicroelectronics.
* All rights reserved.</center></h2>
*
* This software component is licensed by ST under BSD 3-Clause license,
* the "License"; You may not use this file except in compliance with the
* License. You may obtain a copy of the License at:
* opensource.org/licenses/BSD-3-Clause
*
******************************************************************************
*/
/* Define to prevent recursive inclusion -------------------------------------*/
#ifndef LSM6DSV32X_REGS_H
#define LSM6DSV32X_REGS_H
#ifdef __cplusplus
extern "C" {
#endif
/* Includes ------------------------------------------------------------------*/
#include <stdint.h>
#include <stddef.h>
#include <math.h>
/** @addtogroup LSM6DSV32X
* @{
*
*/
/** @defgroup Endianness definitions
* @{
*
*/
#ifndef DRV_BYTE_ORDER
#ifndef __BYTE_ORDER__
#define DRV_LITTLE_ENDIAN 1234
#define DRV_BIG_ENDIAN 4321
/** if _BYTE_ORDER is not defined, choose the endianness of your architecture
* by uncommenting the define which fits your platform endianness
*/
//#define DRV_BYTE_ORDER DRV_BIG_ENDIAN
#define DRV_BYTE_ORDER DRV_LITTLE_ENDIAN
#else /* defined __BYTE_ORDER__ */
#define DRV_LITTLE_ENDIAN __ORDER_LITTLE_ENDIAN__
#define DRV_BIG_ENDIAN __ORDER_BIG_ENDIAN__
#define DRV_BYTE_ORDER __BYTE_ORDER__
#endif /* __BYTE_ORDER__*/
#endif /* DRV_BYTE_ORDER */
/**
* @}
*
*/
/** @defgroup STMicroelectronics sensors common types
* @{
*
*/
#ifndef MEMS_SHARED_TYPES
#define MEMS_SHARED_TYPES
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t bit0 : 1;
uint8_t bit1 : 1;
uint8_t bit2 : 1;
uint8_t bit3 : 1;
uint8_t bit4 : 1;
uint8_t bit5 : 1;
uint8_t bit6 : 1;
uint8_t bit7 : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t bit7 : 1;
uint8_t bit6 : 1;
uint8_t bit5 : 1;
uint8_t bit4 : 1;
uint8_t bit3 : 1;
uint8_t bit2 : 1;
uint8_t bit1 : 1;
uint8_t bit0 : 1;
#endif /* DRV_BYTE_ORDER */
} bitwise_t;
#define PROPERTY_DISABLE (0U)
#define PROPERTY_ENABLE (1U)
/** @addtogroup Interfaces_Functions
* @brief This section provide a set of functions used to read and
* write a generic register of the device.
* MANDATORY: return 0 -> no Error.
* @{
*
*/
typedef int32_t (*stmdev_write_ptr)(void *, uint8_t, const uint8_t *, uint16_t);
typedef int32_t (*stmdev_read_ptr)(void *, uint8_t, uint8_t *, uint16_t);
typedef void (*stmdev_mdelay_ptr)(uint32_t millisec);
typedef struct
{
/** Component mandatory fields **/
stmdev_write_ptr write_reg;
stmdev_read_ptr read_reg;
/** Component optional fields **/
stmdev_mdelay_ptr mdelay;
/** Customizable optional pointer **/
void *handle;
} stmdev_ctx_t;
/**
* @}
*
*/
#endif /* MEMS_SHARED_TYPES */
#ifndef MEMS_UCF_SHARED_TYPES
#define MEMS_UCF_SHARED_TYPES
/** @defgroup Generic address-data structure definition
* @brief This structure is useful to load a predefined configuration
* of a sensor.
* You can create a sensor configuration by your own or using
* Unico / Unicleo tools available on STMicroelectronics
* web site.
*
* @{
*
*/
typedef struct
{
uint8_t address;
uint8_t data;
} ucf_line_t;
/**
* @}
*
*/
#endif /* MEMS_UCF_SHARED_TYPES */
/**
* @}
*
*/
/** @defgroup LSM6DSV32X_Infos
* @{
*
*/
/** I2C Device Address 8 bit format if SA0=0 -> D5 if SA0=1 -> D7 **/
#define LSM6DSV32X_I2C_ADD_L 0xD5U
#define LSM6DSV32X_I2C_ADD_H 0xD7U
/** Device Identification (Who am I) **/
#define LSM6DSV32X_ID 0x70U
/**
* @}
*
*/
/** @defgroup bitfields page main
* @{
*
*/
#define LSM6DSV32X_FUNC_CFG_ACCESS 0x1U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ois_ctrl_from_ui : 1;
uint8_t spi2_reset : 1;
uint8_t sw_por : 1;
uint8_t fsm_wr_ctrl_en : 1;
uint8_t not_used0 : 2;
uint8_t shub_reg_access : 1;
uint8_t emb_func_reg_access : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t emb_func_reg_access : 1;
uint8_t shub_reg_access : 1;
uint8_t not_used0 : 2;
uint8_t fsm_wr_ctrl_en : 1;
uint8_t sw_por : 1;
uint8_t spi2_reset : 1;
uint8_t ois_ctrl_from_ui : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_func_cfg_access_t;
#define LSM6DSV32X_PIN_CTRL 0x2U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t not_used0 : 5;
uint8_t ibhr_por_en : 1;
uint8_t sdo_pu_en : 1;
uint8_t ois_pu_dis : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ois_pu_dis : 1;
uint8_t sdo_pu_en : 1;
uint8_t ibhr_por_en : 1;
uint8_t not_used0 : 5;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_pin_ctrl_t;
#define LSM6DSV32X_IF_CFG 0x3U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t i2c_i3c_disable : 1;
uint8_t not_used0 : 1;
uint8_t sim : 1;
uint8_t pp_od : 1;
uint8_t h_lactive : 1;
uint8_t asf_ctrl : 1;
uint8_t shub_pu_en : 1;
uint8_t sda_pu_en : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t sda_pu_en : 1;
uint8_t shub_pu_en : 1;
uint8_t asf_ctrl : 1;
uint8_t h_lactive : 1;
uint8_t pp_od : 1;
uint8_t sim : 1;
uint8_t not_used0 : 1;
uint8_t i2c_i3c_disable : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_if_cfg_t;
#define LSM6DSV32X_ODR_TRIG_CFG 0x6U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t odr_trig_nodr : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t odr_trig_nodr : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_odr_trig_cfg_t;
#define LSM6DSV32X_FIFO_CTRL1 0x7U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t wtm : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t wtm : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_fifo_ctrl1_t;
#define LSM6DSV32X_FIFO_CTRL2 0x8U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t xl_dualc_batch_from_fsm : 1;
uint8_t uncompr_rate : 2;
uint8_t not_used0 : 1;
uint8_t odr_chg_en : 1;
uint8_t not_used1 : 1;
uint8_t fifo_compr_rt_en : 1;
uint8_t stop_on_wtm : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t stop_on_wtm : 1;
uint8_t fifo_compr_rt_en : 1;
uint8_t not_used1 : 1;
uint8_t odr_chg_en : 1;
uint8_t not_used0 : 1;
uint8_t uncompr_rate : 2;
uint8_t xl_dualc_batch_from_fsm : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_fifo_ctrl2_t;
#define LSM6DSV32X_FIFO_CTRL3 0x9U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t bdr_xl : 4;
uint8_t bdr_gy : 4;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t bdr_gy : 4;
uint8_t bdr_xl : 4;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_fifo_ctrl3_t;
#define LSM6DSV32X_FIFO_CTRL4 0x0AU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t fifo_mode : 3;
uint8_t g_eis_fifo_en : 1;
uint8_t odr_t_batch : 2;
uint8_t dec_ts_batch : 2;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t dec_ts_batch : 2;
uint8_t odr_t_batch : 2;
uint8_t g_eis_fifo_en : 1;
uint8_t fifo_mode : 3;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_fifo_ctrl4_t;
#define LSM6DSV32X_COUNTER_BDR_REG1 0x0BU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t cnt_bdr_th : 2;
uint8_t not_used0 : 3;
uint8_t trig_counter_bdr : 2;
uint8_t not_used1 : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used1 : 1;
uint8_t trig_counter_bdr : 2;
uint8_t not_used0 : 3;
uint8_t cnt_bdr_th : 2;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_counter_bdr_reg1_t;
#define LSM6DSV32X_COUNTER_BDR_REG2 0x0CU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t cnt_bdr_th : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t cnt_bdr_th : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_counter_bdr_reg2_t;
#define LSM6DSV32X_INT1_CTRL 0x0DU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t int1_drdy_xl : 1;
uint8_t int1_drdy_g : 1;
uint8_t not_used0 : 1;
uint8_t int1_fifo_th : 1;
uint8_t int1_fifo_ovr : 1;
uint8_t int1_fifo_full : 1;
uint8_t int1_cnt_bdr : 1;
uint8_t not_used1 : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used1 : 1;
uint8_t int1_cnt_bdr : 1;
uint8_t int1_fifo_full : 1;
uint8_t int1_fifo_ovr : 1;
uint8_t int1_fifo_th : 1;
uint8_t not_used0 : 1;
uint8_t int1_drdy_g : 1;
uint8_t int1_drdy_xl : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_int1_ctrl_t;
#define LSM6DSV32X_INT2_CTRL 0x0EU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t int2_drdy_xl : 1;
uint8_t int2_drdy_g : 1;
uint8_t int2_drdy_g_eis : 1;
uint8_t int2_fifo_th : 1;
uint8_t int2_fifo_ovr : 1;
uint8_t int2_fifo_full : 1;
uint8_t int2_cnt_bdr : 1;
uint8_t int2_emb_func_endop : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t int2_emb_func_endop : 1;
uint8_t int2_cnt_bdr : 1;
uint8_t int2_fifo_full : 1;
uint8_t int2_fifo_ovr : 1;
uint8_t int2_fifo_th : 1;
uint8_t int2_drdy_g_eis : 1;
uint8_t int2_drdy_g : 1;
uint8_t int2_drdy_xl : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_int2_ctrl_t;
#define LSM6DSV32X_WHO_AM_I 0x0FU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t id : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t id : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_who_am_i_t;
#define LSM6DSV32X_CTRL1 0x10U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t odr_xl : 4;
uint8_t op_mode_xl : 3;
uint8_t not_used0 : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used0 : 1;
uint8_t op_mode_xl : 3;
uint8_t odr_xl : 4;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl1_t;
#define LSM6DSV32X_CTRL2 0x11U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t odr_g : 4;
uint8_t op_mode_g : 3;
uint8_t not_used0 : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used0 : 1;
uint8_t op_mode_g : 3;
uint8_t odr_g : 4;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl2_t;
#define LSM6DSV32X_CTRL3 0x12U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t sw_reset : 1;
uint8_t not_used0 : 1;
uint8_t if_inc : 1;
uint8_t not_used1 : 3;
uint8_t bdu : 1;
uint8_t boot : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t boot : 1;
uint8_t bdu : 1;
uint8_t not_used1 : 3;
uint8_t if_inc : 1;
uint8_t not_used0 : 1;
uint8_t sw_reset : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl3_t;
#define LSM6DSV32X_CTRL4 0x13U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t int2_in_lh : 1;
uint8_t drdy_pulsed : 1;
uint8_t int2_drdy_temp : 1;
uint8_t drdy_mask : 1;
uint8_t int2_on_int1 : 1;
uint8_t not_used0 : 3;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used0 : 3;
uint8_t int2_on_int1 : 1;
uint8_t drdy_mask : 1;
uint8_t int2_drdy_temp : 1;
uint8_t drdy_pulsed : 1;
uint8_t int2_in_lh : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl4_t;
#define LSM6DSV32X_CTRL5 0x14U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t int_en_i3c : 1;
uint8_t bus_act_sel : 2;
uint8_t not_used0 : 5;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used0 : 5;
uint8_t bus_act_sel : 2;
uint8_t int_en_i3c : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl5_t;
#define LSM6DSV32X_CTRL6 0x15U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t fs_g : 4;
uint8_t lpf1_g_bw : 3;
uint8_t not_used0 : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used0 : 1;
uint8_t lpf1_g_bw : 3;
uint8_t fs_g : 4;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl6_t;
#define LSM6DSV32X_CTRL7 0x16U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t lpf1_g_en : 1;
uint8_t not_used0 : 3;
uint8_t ah_qvar_c_zin : 2;
uint8_t int2_drdy_ah_qvar : 1;
uint8_t ah_qvar_en : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ah_qvar_en : 1;
uint8_t int2_drdy_ah_qvar : 1;
uint8_t ah_qvar_c_zin : 2;
uint8_t not_used0 : 3;
uint8_t lpf1_g_en : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl7_t;
#define LSM6DSV32X_CTRL8 0x17U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t fs_xl : 2;
uint8_t not_used0 : 1;
uint8_t xl_dualc_en : 1;
uint8_t not_used1 : 1;
uint8_t hp_lpf2_xl_bw : 3;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t hp_lpf2_xl_bw : 3;
uint8_t not_used1 : 1;
uint8_t xl_dualc_en : 1;
uint8_t not_used0 : 1;
uint8_t fs_xl : 2;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl8_t;
#define LSM6DSV32X_CTRL9 0x18U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t usr_off_on_out : 1;
uint8_t usr_off_w : 1;
uint8_t not_used0 : 1;
uint8_t lpf2_xl_en : 1;
uint8_t hp_slope_xl_en : 1;
uint8_t xl_fastsettl_mode : 1;
uint8_t hp_ref_mode_xl : 1;
uint8_t not_used1 : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used1 : 1;
uint8_t hp_ref_mode_xl : 1;
uint8_t xl_fastsettl_mode : 1;
uint8_t hp_slope_xl_en : 1;
uint8_t lpf2_xl_en : 1;
uint8_t not_used0 : 1;
uint8_t usr_off_w : 1;
uint8_t usr_off_on_out : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl9_t;
#define LSM6DSV32X_CTRL10 0x19U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t st_xl : 2;
uint8_t st_g : 2;
uint8_t not_used0 : 2;
uint8_t emb_func_debug : 1;
uint8_t not_used1 : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used1 : 1;
uint8_t emb_func_debug : 1;
uint8_t not_used0 : 2;
uint8_t st_g : 2;
uint8_t st_xl : 2;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl10_t;
#define LSM6DSV32X_CTRL_STATUS 0x1AU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t not_used0 : 2;
uint8_t fsm_wr_ctrl_status : 1;
uint8_t not_used1 : 5;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t not_used1 : 5;
uint8_t fsm_wr_ctrl_status : 1;
uint8_t not_used0 : 2;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ctrl_status_t;
#define LSM6DSV32X_FIFO_STATUS1 0x1BU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t diff_fifo : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t diff_fifo : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_fifo_status1_t;
#define LSM6DSV32X_FIFO_STATUS2 0x1CU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t diff_fifo : 1;
uint8_t not_used0 : 2;
uint8_t fifo_ovr_latched : 1;
uint8_t counter_bdr_ia : 1;
uint8_t fifo_full_ia : 1;
uint8_t fifo_ovr_ia : 1;
uint8_t fifo_wtm_ia : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t fifo_wtm_ia : 1;
uint8_t fifo_ovr_ia : 1;
uint8_t fifo_full_ia : 1;
uint8_t counter_bdr_ia : 1;
uint8_t fifo_ovr_latched : 1;
uint8_t not_used0 : 2;
uint8_t diff_fifo : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_fifo_status2_t;
#define LSM6DSV32X_ALL_INT_SRC 0x1DU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ff_ia : 1;
uint8_t wu_ia : 1;
uint8_t tap_ia : 1;
uint8_t not_used0 : 1;
uint8_t d6d_ia : 1;
uint8_t sleep_change_ia : 1;
uint8_t shub_ia : 1;
uint8_t emb_func_ia : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t emb_func_ia : 1;
uint8_t shub_ia : 1;
uint8_t sleep_change_ia : 1;
uint8_t d6d_ia : 1;
uint8_t not_used0 : 1;
uint8_t tap_ia : 1;
uint8_t wu_ia : 1;
uint8_t ff_ia : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_all_int_src_t;
#define LSM6DSV32X_STATUS_REG 0x1EU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t xlda : 1;
uint8_t gda : 1;
uint8_t tda : 1;
uint8_t ah_qvarda : 1;
uint8_t gda_eis : 1;
uint8_t ois_drdy : 1;
uint8_t not_used0 : 1;
uint8_t timestamp_endcount : 1;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t timestamp_endcount : 1;
uint8_t not_used0 : 1;
uint8_t ois_drdy : 1;
uint8_t gda_eis : 1;
uint8_t ah_qvarda : 1;
uint8_t tda : 1;
uint8_t gda : 1;
uint8_t xlda : 1;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_status_reg_t;
#define LSM6DSV32X_OUT_TEMP_L 0x20U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t temp : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t temp : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_out_temp_l_t;
#define LSM6DSV32X_OUT_TEMP_H 0x21U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t temp : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t temp : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_out_temp_h_t;
#define LSM6DSV32X_OUTX_L_G 0x22U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outx_g : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outx_g : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outx_l_g_t;
#define LSM6DSV32X_OUTX_H_G 0x23U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outx_g : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outx_g : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outx_h_g_t;
#define LSM6DSV32X_OUTY_L_G 0x24U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outy_g : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outy_g : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outy_l_g_t;
#define LSM6DSV32X_OUTY_H_G 0x25U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outy_g : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outy_g : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outy_h_g_t;
#define LSM6DSV32X_OUTZ_L_G 0x26U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outz_g : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outz_g : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outz_l_g_t;
#define LSM6DSV32X_OUTZ_H_G 0x27U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outz_g : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outz_g : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outz_h_g_t;
#define LSM6DSV32X_OUTX_L_A 0x28U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outx_a : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outx_a : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outx_l_a_t;
#define LSM6DSV32X_OUTX_H_A 0x29U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outx_a : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outx_a : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outx_h_a_t;
#define LSM6DSV32X_OUTY_L_A 0x2AU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outy_a : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outy_a : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outy_l_a_t;
#define LSM6DSV32X_OUTY_H_A 0x2BU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outy_a : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outy_a : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outy_h_a_t;
#define LSM6DSV32X_OUTZ_L_A 0x2CU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outz_a : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outz_a : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outz_l_a_t;
#define LSM6DSV32X_OUTZ_H_A 0x2DU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t outz_a : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t outz_a : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_outz_h_a_t;
#define LSM6DSV32X_UI_OUTX_L_G_OIS_EIS 0x2EU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outx_g_ois_eis : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outx_g_ois_eis : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outx_l_g_ois_eis_t;
#define LSM6DSV32X_UI_OUTX_H_G_OIS_EIS 0x2FU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outx_g_ois_eis : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outx_g_ois_eis : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outx_h_g_ois_eis_t;
#define LSM6DSV32X_UI_OUTY_L_G_OIS_EIS 0x30U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outy_g_ois_eis : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outy_g_ois_eis : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outy_l_g_ois_eis_t;
#define LSM6DSV32X_UI_OUTY_H_G_OIS_EIS 0x31U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outy_g_ois_eis : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outy_g_ois_eis : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outy_h_g_ois_eis_t;
#define LSM6DSV32X_UI_OUTZ_L_G_OIS_EIS 0x32U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outz_g_ois_eis : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outz_g_ois_eis : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outz_l_g_ois_eis_t;
#define LSM6DSV32X_UI_OUTZ_H_G_OIS_EIS 0x33U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outz_g_ois_eis : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outz_g_ois_eis : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outz_h_g_ois_eis_t;
#define LSM6DSV32X_UI_OUTX_L_A_OIS_DUALC 0x34U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outx_a_ois_dualc : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outx_a_ois_dualc : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outx_l_a_ois_dualc_t;
#define LSM6DSV32X_UI_OUTX_H_A_OIS_DUALC 0x35U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outx_a_ois_dualc : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outx_a_ois_dualc : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outx_h_a_ois_dualc_t;
#define LSM6DSV32X_UI_OUTY_L_A_OIS_DUALC 0x36U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outy_a_ois_dualc : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outy_a_ois_dualc : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outy_l_a_ois_dualc_t;
#define LSM6DSV32X_UI_OUTY_H_A_OIS_DUALC 0x37U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outy_a_ois_dualc : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outy_a_ois_dualc : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outy_h_a_ois_dualc_t;
#define LSM6DSV32X_UI_OUTZ_L_A_OIS_DUALC 0x38U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outz_a_ois_dualc : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outz_a_ois_dualc : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outz_l_a_ois_dualc_t;
#define LSM6DSV32X_UI_OUTZ_H_A_OIS_DUALC 0x39U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ui_outz_a_ois_dualc : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ui_outz_a_ois_dualc : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ui_outz_h_a_ois_dualc_t;
#define LSM6DSV32X_AH_QVAR_OUT_L 0x3AU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ah_qvar : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ah_qvar : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ah_qvar_out_l_t;
#define LSM6DSV32X_AH_QVAR_OUT_H 0x3BU
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t ah_qvar : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t ah_qvar : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_ah_qvar_out_h_t;
#define LSM6DSV32X_TIMESTAMP0 0x40U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t timestamp : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t timestamp : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_timestamp0_t;
#define LSM6DSV32X_TIMESTAMP1 0x41U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t timestamp : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t timestamp : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_timestamp1_t;
#define LSM6DSV32X_TIMESTAMP2 0x42U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t timestamp : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t timestamp : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_timestamp2_t;
#define LSM6DSV32X_TIMESTAMP3 0x43U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t timestamp : 8;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
uint8_t timestamp : 8;
#endif /* DRV_BYTE_ORDER */
} lsm6dsv32x_timestamp3_t;
#define LSM6DSV32X_UI_STATUS_REG_OIS 0x44U
typedef struct
{
#if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
uint8_t xlda_ois : 1;
uint8_t gda_ois : 1;
uint8_t gyro_settling : 1;
uint8_t not_used0 : 5;
#elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN