diff --git a/README.md b/README.md index 1990d6f..e41970f 100644 --- a/README.md +++ b/README.md @@ -275,7 +275,7 @@ Another example to run is the Zephyr philosophers demo. ├──fusesoc_libraries └──riscv-compliance -3. Enter the riscv-compliance directory and run `make TARGETDIR=$SWERVOLF_ROOT/riscv-target RISCV_TARGET=swerv RISCV_DEVICE=rv32i RISCV_ISA=rv32i TARGET_SIM=$WORKSPACE/build/swervolf_0.7.3/sim-verilator/Vswervolf_core_tb` +3. Enter the riscv-compliance directory and run `make TARGETDIR=$SWERVOLF_ROOT/riscv-target RISCV_TARGET=swerv RISCV_DEVICE=rv32i RISCV_ISA=rv32i TARGET_SIM=$WORKSPACE/build/swervolf_0.7.4/sim-verilator/Vswervolf_core_tb` *Note: Other test suites can be run by replacing RISCV_ISA=rv32imc with rv32im or rv32i* diff --git a/swervolf.core b/swervolf.core index ca6c23b..596a3a3 100644 --- a/swervolf.core +++ b/swervolf.core @@ -1,6 +1,6 @@ CAPI=2: -name : ::swervolf:0.7.3 +name : ::swervolf:0.7.4 description : Reference SoC for the SweRV family of cores filesets: