Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

[chip-test, chip_otp_ctrl] chip_sw_otp_ctrl_lc_signals #15

Open
9 tasks
engdoreis opened this issue Feb 12, 2024 · 0 comments
Open
9 tasks

[chip-test, chip_otp_ctrl] chip_sw_otp_ctrl_lc_signals #15

engdoreis opened this issue Feb 12, 2024 · 0 comments

Comments

@engdoreis
Copy link
Owner

Test point name

chip_sw_otp_ctrl_lc_signals

Host side component

Rust?

Opentitantool infraestructure implemented

Yes

Silicon Validation (SiVal)

Yes

Emulation targets

  • None
  • CW310
  • Hyperdebug + CW310

Contact person

Checklist

Please fill out this checklist as items are completed. Link to PRs and issues as appropriate.

  • Check if existing test covers most or all of this testpoint (if so, either extend said test to cover all points, or skip the next 3 checkboxes)
  • Device-side (C) component developed
  • Bazel build rules developed
  • Host-side component developed
  • Test added to dvsim nightly regression (and passing at time of checking)
  • For SiVal test cases, test is running relevant FPGA or silicon regression
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Projects
None yet
Development

No branches or pull requests

1 participant