-
Notifications
You must be signed in to change notification settings - Fork 5
/
Copy pathram_pll.srp
26 lines (24 loc) · 1.09 KB
/
ram_pll.srp
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
SCUBA, Version Diamond (64-bit) 3.11.0.396.4
Sun Jul 14 13:26:29 2019
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
Copyright (c) 1995 AT&T Corp. All rights reserved.
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
Copyright (c) 2001 Agere Systems All rights reserved.
Copyright (c) 2002-2019 Lattice Semiconductor Corporation, All rights reserved.
Issued command : C:\lscc\diamond\3.11_x64\ispfpga\bin\nt64\scuba.exe -w -n ram_pll -lang verilog -synth lse -arch xo2c00 -type pll -fin 125 -fclkop 165 -fclkop_tol 1.0 -trimp 0 -phasep 0 -trimp_r -phase_cntl STATIC -fb_mode 1
Circuit name : ram_pll
Module type : pll
Module Version : 5.7
Ports :
Inputs : CLKI
Outputs : CLKOP
I/O buffer : not inserted
EDIF output : ram_pll.edn
Verilog output : ram_pll.v
Verilog template : ram_pll_tmpl.v
Verilog purpose : for synthesis and simulation
Bus notation : big endian
Report output : ram_pll.srp
Element Usage :
EHXPLLJ : 1
Estimated Resource Usage: