Skip to content

Commit

Permalink
CHANGELOG.md: Release v0.2.0 (#177)
Browse files Browse the repository at this point in the history
  • Loading branch information
paulsc96 authored Jan 8, 2025
1 parent e27fb3e commit 68a7836
Showing 1 changed file with 32 additions and 2 deletions.
34 changes: 32 additions & 2 deletions CHANGELOG.md
Original file line number Diff line number Diff line change
Expand Up @@ -6,9 +6,39 @@ It is updated on each new release based on contributions since the last release.
The format is based on [Keep a Changelog](https://keepachangelog.com/en/1.1.0/),
and this project adheres to [Semantic Versioning](https://semver.org/spec/v2.0.0.html).

## 0.2.0 - 2025-01-08

### Added

- sw: Add tests for DMA 2D transfers, AXI-REALM isolation, and CLIC
- sw: Add target-aware linking for BMPs
- hw: Add wrapper for new iDMA version (removed upstream)
- bootrom: Add `ebreak` on return for easier external debugging
- sw: Add SD and NOR flash write support
- util: Add disk flashing utility
- target/xilinx: Add QSPI and NOR flash boot support on Genesys2
- target/sim: Add VCS simulation setup

### Changed

- deps: Update iDMA to `v0.6.3`
- deps: Update AXI-RT to `0.0.0-alpha.9`
- sw: Various improvements to DMA and AXI-RT tests
- util: Increase OpenOCD adapter speed to 8 kHz
- sw: Clean up VCU128 NOR flash device tree entry

### Fixed

- hw: Fix uncached SPM accessibility
- sw: Avoid potentially incorrect `.bss` section delimiters
- build: Ensure use of real path as root
- hw: Fix CVA6 debug module addresses
- sw: Fix various various `-Wpedantic` warnings


## 0.1.0 - 2024-10-02

### Added

- Initial versioned release of the project.
- Add version-level changelog.
- Initial versioned release of the project
- Add version-level changelog

0 comments on commit 68a7836

Please sign in to comment.